¸ð´øÇÏÀÌÅ×Å©
HOME > ÇÁ·¹½º¼¾ÅÍ > º¸µµÀÚ·á

Agnisys, IDesignSpec 6.32 Ãâ½Ã ¹ßÇ¥

À̸§ : (ÁÖ)ºí·çÇò

2020-02-14 15:48:27 Á¶È¸ :2361

Agnisys´Â Çϵå¿þ¾î-¼ÒÇÁÆ®¿þ¾î ÀÎÅÍÆäÀ̽º (HSI) ¼³°è ¹× °ËÁõÀ»À§ÇÑ ¾÷°è »ç½Ç»óÀÇ ¼Ö·ç¼Ç ÀÎ IDesignSpec 6.32ÀÇ Ãâ½Ã¸¦ ¹ßÇ¥Çß½À´Ï´Ù. 
 
SoC µðÀÚÀÎ ÆÀÀÌ ·¹Áö½ºÅÍ »ç¾ç¿¡ ´ëÇØ ¼º°øÀûÀ¸·Î Çù¾÷ÇÏ°í µðÀÚÀÎ ÆÀÀÇ ¿ä±¸ »çÇ×À» ÃæÁ·½ÃÅ°±â À§ÇØ ¿øÇÏ´Â Ãâ·ÂÀ» ÀÚµ¿À¸·Î »ý¼º ÇÒ ¼ö ÀÖµµ·ÏÇÏ´Â °ÍÀº IDesignSpecÀÇ ÇÙ½É ¿ä¼ÒÀÔ´Ï´Ù. ¼³°è º¹À⼺ÀÌ Áõ°¡ÇÏ°í ·¹Áö½ºÅÍ º¹À⼺ÀÌ Áõ°¡ÇÔ¿¡ µû¶ó ¼³°èÀÚ´Â ¼³°è¿¡ ¸Â°Ô »ç¿ëÀÚ Á¤ÀÇ ·¹Áö½ºÅÍ »ý¼ºÀÌ °è¼Ó ÇÊ¿äÇÕ´Ï´Ù. ÀÌ ¸±¸®½º¿¡´Â TMR ·¹Áö½ºÅÍÀÇ ¿À·ù °¨Áö ±â´ÉÀ»À§ÇÑ 'tmr_error', SystemVerilogÀÇ ÀÎÅÍÆäÀ̽º ´ë½Å ±¸Á¶Ã¼¸¦ »ý¼ºÇÏ´Â 'sv_interface = struct' ¹× »çÀü Á¤ÀÇ µÈ Æ÷Æ® Á¢¹Ì ºÎ¸¦ º¯°æÇÏ´Â 'rtl_port_suffix'¿Í °°Àº À¯¿ëÇÑ Æ¯¼ºÀÌ Æ÷ÇԵǾî ÀÖ½À´Ï´Ù. 

 

ÀÌ ¸±¸®½º¿¡´Â SystemRDL 2.0 ÄÄÆÄÀÏ·¯ ¹× ·±Å¸ÀÓ Çâ»ó ±â´Éµµ Æ÷ÇԵǾî ÀÖ½À´Ï´Ù. ÀÌ ¸±¸®½º¿¡ Æ÷ÇÔ µÈ ´Ù¸¥ °³¼± »çÇ× Áß ÀϺδÂ

  • Support for AXI & APB Aggregation Logic
  • Embedded Perl Pre-processor for SystemRDL
  • Cross Coverage in UVM RAL

 

Download IDesignSpec 6.32

 

IDesignSpec ¢â 6.32 ÁÖ¿ä ³»¿ë

 

AXI & APB Aggregation Logic Supported in IDS -

Áý°è ·ÎÁ÷Àº ¸¶½ºÅÍÀÇ ÀÔ·ÂÀ» ±â¹ÝÀ¸·Î ½½·¹À̺긦 Á¦¾îÇÏ´Â ​​µ¥ »ç¿ëµÇ´Â ·ÎÁ÷ÀÔ´Ï´Ù. ÀÛµ¿ ÇÒ ºí·ÏÀ» ¼±ÅÃÇÕ´Ï´Ù. 

 

AGNI Library - 

Agni ¶óÀ̺귯¸® ¶Ç´Â Agni-Lib´Â Ç¥ÁØ IP ¶óÀ̺귯¸®ÀÔ´Ï´Ù. IDS´Â ÀÚµ¿À¸·Î ·¹Áö½ºÅÍ »ç¾çÀ» »ý¼ºÇÏ°í Ç¥ÁØ IP¿¡ ´ëÇÑ RTLÀ» »ý¼ºÇÕ´Ï´Ù. ÀÌ¿Í ÇÔ²² Agnisys´Â ±¸¼º ±â´É ¹× »ç¿ëÀÚ ÁöÁ¤ ±â´ÉÀÇ Ãß°¡ ±â´Éµµ Á¦°øÇÕ´Ï´Ù. µû¶ó¼­ »ç¿ëÀÚ´Â IP¸¦ ±¸¼ºÇÏ°í ¿ä±¸ »çÇ׿¡ µû¶ó »ç¿ëÀÚ ÁöÁ¤ÇÒ ¼ö ÀÖ½À´Ï´Ù. 

Ç¥ÁØ Agni-Lib¿¡¼­ ÇöÀç ´ÙÀ½ IP°¡ Áö¿øµË´Ï´Ù.

  • GPIO
  • TIMER
  • I2C
  • PIC

Embedded Perl Pre-processor in SystemRDL - 

SystemRDLÀº ÇÁ¸® ÇÁ·Î¼¼¼­ Áö½Ã¹®À» »ç¿ëÇÏ¿© ÆÄÀÏ Æ÷ÇÔ ¹× ÅؽºÆ® ´ëü¸¦ Á¦°øÇÕ´Ï´Ù. SystemRDL¿¡´Â ÀÓº£µðµå Perl Àü󸮿ͺ¸´Ù ÀüÅëÀûÀÎ Verilog ½ºÅ¸ÀÏÀÇ Àü 󸮱âÀÇ µÎ °¡Áö Àüó¸® ´Ü°è°¡ ÀÖ½À´Ï´Ù. ÀÓº£µðµå Perl Àü󸮰¡ ¸ÕÀú ó¸®µÇ°í °á°ú ´ëü ÄÚµå´Â ±âÁ¸ Verilog ½ºÅ¸ÀÏ ÇÁ¸® ÇÁ·Î¼¼¼­¸¦ ÅëÇØ Àü´ÞµË´Ï´Ù. Embedded Perl ÇÁ¸® ÇÁ·Î¼¼¼­´Â IDSBatch¿¡¼­ ±âº»ÀûÀ¸·Î Áö¿øµÇ¸ç perl ÆÐÅ°Áö ´Ù¿î·Îµå¿¡ ´ëÇÑ Á¾¼Ó¼ºÀÌ Á¦°ÅµÇ¾ú½À´Ï´Ù.

 

Cross Coverage in UVM RAL -

Ä¿¹ö¸®Áö ±×·ìÀº µÑ ÀÌ»óÀÇ Ä¿¹ö Æ÷ÀÎÆ® ¶Ç´Â º¯¼ö »çÀÌÀÇ Å©·Î½º Ä¿¹ö¸®Áö¸¦ ÁöÁ¤ÇÒ ¼ö ÀÖ½À´Ï´Ù. ±³Â÷ Àû¿ë ¹üÀ§´Â 'cross'±¸¼ºÀ» »ç¿ëÇÏ¿© ÁöÁ¤µË´Ï´Ù. IDS¿¡´Â 'cross'¶ó´Â ¼Ó¼ºÀÌ ÀÖ½À´Ï´Ù. 

 

IDS NG Update - 

IDS NextGenÀº »ç¿ëÀÚ°¡ ±â¾÷ ¼öÁØ¿¡¼­ SoC »ç¾çÀ» ÀÛ¼ºÇϵµ·Ï µµ¿ÍÁÖ´Â ´ÙÁß Ç÷§Æû Á¦Ç°ÀÔ´Ï´Ù. °³º° IP ´ë ÇÏÀ§ ½Ã½ºÅÛ¿¡¼­ SoC ¼öÁرîÁö ó¸®Çϸç Word, Excel, IP-XACT, RALF, CSV, ½Ã½ºÅÛ RDL°ú ȣȯµË´Ï´Ù. IDS NextGenÀº ÇϳªÀÇ ÅëÇÕ È¯°æ¿¡¼­ ·¹Áö½ºÅͻӸ¸ ¾Æ´Ï¶ó ½ÃÄö½º¸¦À§ÇÑ ¼³°è ¹× °ËÁõ Äڵ带 »ý¼ºÇÕ´Ï´Ù. Àüü UVM SV ¹× C Ãâ·Â ½ÃÄö½º¸¦ »ý¼ºÇÏ¿© °ËÁõ ½Ã°£À» ÁÙÀÔ´Ï´Ù.

 

Articles

Adopting New Methods For Faster Development Of RISC-V based SoCs  

 

On-demand Webinars

WEBINAR: Introduction to SystemRDL (Part 1)

WEBINAR: Introduction to SystemRDL (Part 2)

Generate Portable Sequences from a Golden Specification

 

Upcoming Conferences 

DVCon US 2020


Lambda Research Corporation

06101 ¼­¿ïƯº°½Ã °­³²±¸ ¾ðÁÖ·Î 630 ¾î¹Ý¶óÀÌÆ® ºôµù 6Ãþ 

1644 - 8660

www.ebluehat.com


¹øÈ£ Á¦¸ñ   ³¯Â¥ Á¶È¸
3 [Magazine] ±¤°øÇÐ ´º½º·¹ÅÍ_12¿ù 1È£   18-12-27 2509
2 [Magazine] Power*Tools ´º½º·¹ÅÍ_12¿ùÈ£   18-12-27 2497
1 [Magazine] WebEx ´º½º·¹ÅÍ_12¿ùÈ£   18-12-27 2096
°Ë»ö